Real-time implementation of JPEG encoder/decoder

Show full item record

Title: Real-time implementation of JPEG encoder/decoder
Author: Czyszczon, Thomas; Czernikowski, Roy; Shaaban, Muhammad; Hsu, Kenneth
Abstract: With the immense size of images, compression has become a common way of minimizing the amount of storage necessary for images. This is also beneficial for transmission purposes. The Joint Photographic Experts Group (JPEG) standard is frequently used for still images. This standard is very flexible and many of the same algorithms can be used for video applications. Video applications require large amounts of data to be processed every second. Therefore, the following describes the hardware design of a chip allowing for high-speed compression. The design uses the JPEG algorithms and is targeted towards ASIC design. Further plans include use of field programmable gate arrays (FPGAs). The hardware design is based on grayscale images and only works with the raw image data.
Record URI: http://hdl.handle.net/1850/10756
Date: 1998-07

Files in this item

Files Size Format View
MShaabanConfProc07-1998.pdf 1.057Mb PDF View/Open

The following license files are associated with this item:

This item appears in the following Collection(s)

Show full item record

Search RIT DML


Advanced Search

Browse